## INTEGRATED CIRCUITS



Preliminary specification File under Integrated Circuits, IC02 2000 March 15



### TDA10045

#### **FEATURES**

- 2K and 8K COFDM demodulator (Fully DVB-T compliant : ETS 300-744).
- All modes supported including hierarchical modes.
- Fully automatic transmission parameters detection.
- DSP based synchronization (upgradability).
- No extra-host software required.
- On chip 10-bit ADC.
- 2<sup>nd</sup> or 1<sup>st</sup> IF variable analog input.
- Only fundamental Crystal oscillator needed.
- Frequency offset estimator to speed up the scan.
- RF Tuner input power measurement
- Parallel or serial transport stream interface.
- On chip FEC decoder.
- BER measurement (before and after Viterbi decoder)
- SNR estimation
- TPS bits I2C readable (including spare ones)
- Channel frequency response output.
- Controllable dedicated I2C tuner bus (5V tolerant).
- 2 low frequency spare DAC. ( $\Delta\Sigma$ )
- Spare I/O.
- CMOS 0.2µm technology.

#### APPLICATIONS

- DVB-T fully compatible.
- Digital data transmission using COFDM modulations.

#### **DESCRIPTION**

The TDA10045 is a single chip channel receiver for 2K and 8K COFDM modulated signals based on the ETSI specification (ETSI 300 744). The device interfaces directly to an IF signal, which could be either first or second IF and integrates a 10-bit AD converter, a NCO and a PLL, simplifying external logic requirements and limiting system costs.

The TDA10045 performs all the COFDM demodulation tasks from IF signal to the MPEG2 transport stream. An internal DSP core manages the synchronization and the control of the demodulation process, and implements specially developed software for robustness against co and adjacent channel interferers, to deal with SFN echoes situations, and to help for a very fast scan of the bandwidth.

After base band conversion and FFT demodulation, the channel frequency response is estimated based on the scattered pilots, filtered in both time and frequency domains. This estimation is used as a correction on the signal, carrier by carrier. A common phase error and estimator is used to deal with the tuner phase noise.

The FEC decoder is automatically synchronized thanks to the frame synchronization algorithm that uses the TPS information included in the modulation.

This device is controlled via an I2C bus (called master). The chip provides 2 switchable I2C bus derived from the master. A tuner I2C bus to be disconnected from the I2C master when not necessary and an Eeprom I2C bus. The DSP software code can be fed to the chip via the master I2C bus or via the dedicated Eeprom I2C bus.

Designed in 0.2  $\mu$ m CMOS technology and housed in a 100-pin MQFP package, the TDA10045 operates over the commercial temperature range.

#### TDA10045

#### FIGURE 1 : INTERNAL BLOCK DIAGRAM



### TDA10045

#### **INPUT - OUTPUT SIGNAL DESCRIPTION**

| SYMBOL    | PIN NUMBER | TYPE        | DESCRIPTION                                                                                                                                                                                       |
|-----------|------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLOCK     | AND RESET  | SIGNA       | LS                                                                                                                                                                                                |
| CLR#      | 14         | I           | Asynchronous reset signal, active low                                                                                                                                                             |
| XIN       | 80         | I           | Crystal oscillator input pin. Typically a fundamental XTAL oscillator is connected between XIN and XOUT.                                                                                          |
| XOUT      | 79         | 0           | Crystal oscillator output pin.                                                                                                                                                                    |
| SACLK     | 33         | O<br>(3.3V) | Sampling frequency output. This output clock can be fed to an external (10-bit) ADC as sampling clock. Depending on "Sel_Saclk" (Reg CONFADC), SACLK could also provide twice the sampling clock. |
| CTRL_VCXO | 3          | O<br>(3.3V) | If not in NCO mode, control of an external sampling VCXO (after low-pass filtering)                                                                                                               |

| DEMOI   | DEMODULATOR SIGNALS               |             |                                                                                                                                                                                                                                                                                               |  |
|---------|-----------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| FI[9:0] | 34-35-36-37-38-<br>41-42-43-44-45 | IO TRI      | Input data from an external ADC, FI must be tied to ground when not used, positive notation (from 0 to 1023) or two's complement notation (from -512 to 511). In internal ADC mode, these outputs can be used to monitor extra demodulator output signal (constellation, frequency response). |  |
| FFT_WIN | 30                                | IO TRI      | Output or input signal indicating the start of the active data; equals 1 during complex sample 0 of the active FFT block. Can be used to synchronize 2 chips.                                                                                                                                 |  |
| VAGC    | 4                                 | O<br>(3.3V) | output value from the Delta-Sigma Modulator, used to control a log-scaled amplifier (after analog filtering)                                                                                                                                                                                  |  |
| FEL     | 49                                | 0D<br>(5V)  | front end lock. FEL is an output drain output and therefore requires an external pull up resistor.                                                                                                                                                                                            |  |
| IT      | 48                                | OD<br>(5V)  | Interrupt line. This output interrupt line can be configured by the I2C interface. See registers Itsel and Itstat. IT is an open drain output and therefore requires an external pull up resistor.                                                                                            |  |

| FEC OU  | FEC OUTPUTS                 |             |                                                                                                                                                                                                             |  |
|---------|-----------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| DO[7:0] | 67-68-69-72-73-<br>74-75-76 | -           | output data carrying the current sample of the current MPEG2 packet (188 bytes), delivered on the rising edge of OCLK by default. When the serial mode is selected, the output data is delivered by DO[0].  |  |
| OCLK    | 66                          | O<br>(3.3V) | Output CLock. OCLK is the output clock for the parallel DO[7:0] outputs. (may be inverted, see POCLK and DISABLE_TS I2C registers)                                                                          |  |
| DEN     | 65                          | O<br>(3.3V) | output data validation signal active high during the valid and regular data bytes (may be inverted, see PDEN and DISABLE_TS I2C registers).                                                                 |  |
| PSYNC   | 64                          | O<br>(3.3V) | Pulse Synchro. This output signal goes high on a rising edge of OCLK when a synchro byte is provided, then goes low until the next synchro byte (may be inverted, see PPSYNC and DISABLE_TS I2C registers). |  |
| UNCOR   | 63                          | O<br>(3.3V) | RS error flag, active high on one RS packet if the RS decoder fails in correcting the errors (may be inverted, see PUNCOR and DISABLE_TS I2C registers).                                                    |  |

### TDA10045

| ON-CH | ON-CHIP ADC SIGNALS |   |                                                                                                                                                                                                                                                                                           |  |
|-------|---------------------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| VIM   | 92                  | I | Negative input to the A/D converter. This pin is DC biased to half supply through an internal resistor divider (2x20K resistors). In order to remain in the range of the ADC, the voltage difference between pins VIP and VIM should be between -0.5 and 0.5 volts (See SW I2C register). |  |
| VIP   | 91                  | I | Positive input to the A/D converter. This pin is DC biased to half supply through an internal resistor divider (2x20K resistors). In order to remain in the range of the ADC, the voltage difference between pins VIP and VIM should be between $-0.5$ and $0.5$ volts.                   |  |
| VREFP | 94                  | 0 | Positive voltage reference for the A/D converter. See SW I2C register for the output level.                                                                                                                                                                                               |  |
| VREFM | 93                  | 0 | Negative voltage reference for the A/D converter. See SW I2C register for the output level.                                                                                                                                                                                               |  |
| VD1   | 100                 | I | Power supply input for the digital switching circuitry sensitive to the supply noise. The DC voltage should be 1,8V.                                                                                                                                                                      |  |
| VS1   | 99                  | I | Ground return for the digital switching circuitry.                                                                                                                                                                                                                                        |  |
| VD2   | 98                  | I | Power supply input for the analog clock drivers. The DC voltage should be 3.3V.                                                                                                                                                                                                           |  |
| VS2   | 97                  | I | Ground return for the analog clock drivers.                                                                                                                                                                                                                                               |  |
| VD3   | 95-90               | Ι | Power supply input for the analog circuits. The DC voltage should be 3.3V.                                                                                                                                                                                                                |  |
| VS3   | 96-89               |   | Ground return for analog circuits.                                                                                                                                                                                                                                                        |  |

| I2C INTERFACES |       |     |                                                                                                                                                                                                      |  |
|----------------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| SCL            | 11    | I   | I2C master serial clock. Up to 700 kbit/s.                                                                                                                                                           |  |
| SDA            | 12    | I/O | I2C master serial data inout, open drain I/O pad.                                                                                                                                                    |  |
| SADDR[1:0]     | 16-17 | Ι   | SADDR[1:0] are the 2 LSBs of the I2C address of the TDA10045. The MSBs are internally set to 00010. Therefore the complete I2C address of the TDA10045 is (MSB to LSB): 0,0,0,1,0,SADDR[1], SADDR[0] |  |
| SCL_TUN        | 9     | OD  | Tuner I2C serial clock signal. This signal derived from the master SCL can be set to high impedance when no tuner acces needed. (See BP_I2C_TUN register) (open drain)                               |  |
| SDA_TUN        | 10    | I/O | Tuner I2C serial data signal. This signal derived from the master SDA can be set to high impedance when no tuner acces needed. (See BP_I2C_TUN register) (open drain)                                |  |
| SCL_EEP        | 5     | 0   | Extra I2C clock to download DSP code from an external EEPROM.<br>(Optional mode). Can be connected to the master I2C Bus. (open drain)                                                               |  |
| SDA_EEP        | 8     | I/O | Extra I2C data bus to download DSP code from an external EEPROM. (Optional mode). Can be connected to the master I2C Bus. (open drain)                                                               |  |
| EEPADDR        | 15    | I   | EEPRAD is the LSB of the I2C address of the EEPROM. The MSBs are internally set to 101000. Therefore the complete I2C address of the EEPROM is (MSB to LSB): 1,0,1,0,0,0, EEPADDR                    |  |

## TDA10045

| DSP SIG    | DSP SIGNALS |             |                                                                                                                                                                                                                                                                       |
|------------|-------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOWNLOAD   | 27          | I           | Processor control, Boot Mode<br>If 0 the DSP downloads the software from an external eeprom on the<br>dedicated I2C BUS (SDA_EEP, SCL_EEP).<br>If 1 the software is downloaded in the I2C register CODE_IN from the<br>host. In this case no need of external eeprom. |
| SP_IN[1:0] | 28-29       | I           | Spare inputs                                                                                                                                                                                                                                                          |
| DS_SPARE_1 | 60          | O<br>(3.3V) | Spare delta-sigma output. Managed by the DSP to handle a low frequency DAC. ( automatic first stage tuner AGC measurement for example).                                                                                                                               |
| DS_SPARE_2 | 59          | O<br>(3.3V) | Spare delta-sigma output. Managed by the DSP or by an I2C register to generate an analog level. (after a RC low-pass filter)                                                                                                                                          |

| PLL SIGNALS |    |   |                                                                             |  |
|-------------|----|---|-----------------------------------------------------------------------------|--|
| PLLVCC      | 88 | I | Power supply input for the analog circuits of the PLL module. (typ 3.3V)    |  |
| PLLGND      | 87 | Ι | Ground return for the analog circuits of the PLL module.                    |  |
| DGND        | 85 | I | I Ground return for the digital circuits of the PLL module.                 |  |
| DVCC        | 84 | I | I Power supply input for the digital circuits of the PLL module. (typ 1.8V) |  |

| BOUND | BOUNDARY SCAN |             |                                                                         |  |
|-------|---------------|-------------|-------------------------------------------------------------------------|--|
| TCK   | 55            | I           | clock signal for boundary-scan. Wired to GND (if not used)              |  |
| TDI   | 54            | I           | Input port for boundary-scan. Wired to GND (if not used)                |  |
| TMS   | 53            | I           | Mode programming signal for boundary-scan. Wired to GND (if not used)   |  |
| TRST  | 52            | I           | Asynchronous reset signal for boundary-scan. Wired to GND (if not used) |  |
| TDO   | 56            | O<br>(3.3V) | Output port for boundary-scan. NC (if not used)                         |  |

| POWEI | POWER SUPPLIES                            |             |                                                                                                    |  |
|-------|-------------------------------------------|-------------|----------------------------------------------------------------------------------------------------|--|
| VSS   | 2-7-19-26-32-40-<br>47-58-62-71-78-<br>82 | -           | Ground level 0 V                                                                                   |  |
| VDD50 | 25-46                                     | VCC<br>5V   | Positive Power Supply 5 V typical. If no need of 5V tolerant IO can be set to 3.3V (with caution). |  |
| VDD33 | 1-6-31-61-77                              | VDD<br>3.3V | Positive Power Supply 3.3V typical                                                                 |  |
| VDD18 | 18-39-57-70-81                            | VDD<br>1.8V | Positive Power Supply 1.8V typical                                                                 |  |

### TDA10045

#### FIGURE 2 : EXTERNAL BLOCK DIAGRAM



### TDA10045

#### FIGURE 3 : TYPICAL APPLICATION : DVB-T FRONT END RECEIVER



#### TUNER

- A RF tracking filter tracks the RF wanted frequency and suppresses the image.
- A first local AGC could be done at RF level, the AGC level information could be provided externaly and the chip
  offers facilities to measure this level thanks to the optional ADC (Rem: this measure is automaticaly made by the
  DSP, the host has just to read the result).
- A mixer oscillator and a PLL down-convert the RF signal to Intermediate Frequency IF1 typicaly 36.125 MHz
- SAW filters reject the adjacent analog channels power at IF1

#### IF INTERFACE

- It is either an analog IF amplifier when IF1 is sampled (digital down-conversion concept)
- Or an analog IF amplifier followed by a down-conversion from IF1 to IF2 at few MHz (ex :4.57 MHz)
- When this second solution is used, the ADC sampling clock could be used (after low-pass filtering) as reference clock for down-conversion (rem : twice the ADC sampling clock could also be provided see reg CONFADC).
- The IF amplifier is controlled by the digital AGC of the chip. A simple RC circuitry will filter the single-bit (ΔΣ modulated) AGC control (VAGC)
- The sampling clock could also be used to control an external ADC, then the input of the chip are digital (FI[9:0])

#### TDA10045

- The chip is controlled by an I2C Bus and driven by an external low-cost crystal oscillator
- The software of the embedded DSP could be downloaded from the main I2C bus or from a dedicated I2C Bus connected to an external slave I2C Eeprom.
- An internal bidirectional switch allows to program the tuner through the chip and then switch off this link in order to avoid phase noise distortions due to I2C Bus traffic

#### TDA10045

#### FIGURE 4 : PIN DIAGRAM



### TDA10045

#### **TABLE 1 : PIN DESCRIPTION**

| Pin                             | Pin Name | Direction      |
|---------------------------------|----------|----------------|
| 1                               | VDD33    | Direction      |
| 2                               | VSS      | -              |
| 2                               | CTRLVCXO | -              |
| 3                               |          | <br>0          |
| 2<br>3<br>4<br>5<br>6<br>7<br>8 | VAGC     | 0              |
| 5                               | SCL_EEP  | 0              |
| 6                               | VDD33    | -              |
| 7                               | VSS      | -              |
|                                 | SDA_EEP  | IOD            |
| 9                               | SCL_TUN  | OD             |
| 10                              | SDA_TUN  | IOD<br>I       |
| 11                              | SCL      |                |
| 12<br>13                        | SDA      | IOD            |
| 13                              | -        | -              |
| 14                              | CLB#     | I              |
| 15                              | EEPADDR  | I              |
| 16                              | SADDR[1] | I              |
| 17                              | SADDR[0] | I              |
| 18                              | VDD18    | -              |
| 19                              | VSS      | -              |
| 20                              | VSS      | l <sup>3</sup> |
| 21                              | VSS      | <sup>3</sup>   |
| 22                              | VSS      | <sup>3</sup>   |
| 23                              | VSS      | I <sup>3</sup> |
| 24                              | VSS      | I <sup>3</sup> |
| 25                              | VDD50    | -              |
| 26                              | VSS      | -              |
| 27                              | DWNLOAD  | -<br>          |
| 28                              | SP_IN[1] | l              |
| 29                              | SP_IN[0] | l              |
| 30                              | FFT_WIN  | IO             |
| 31                              | VDD33    |                |
| 32                              | VSS      |                |
| 33                              | SACLK    | -<br>-<br>0    |
| 34                              | FI[9]    | 10             |
| 34                              | FI[9]    | IU             |

| 35 | FI[8]                   | IO                    |
|----|-------------------------|-----------------------|
| 36 | FI[7]                   | IO                    |
| 37 | FI[6]                   | 10                    |
| 38 | FI[5]                   | IO                    |
| 39 | VDD18                   | -                     |
| 40 | VDD18<br>VSS            | -                     |
| 41 | FI[4]                   | 10                    |
| 42 | FI[3]                   | IO                    |
| 43 | FI[2]                   | IO                    |
| 44 | FI[1]                   | 10                    |
| 45 | FI[0]                   | 10                    |
| 46 | FI[1]<br>FI[0]<br>VDD50 | -                     |
| 47 | VSS                     | -                     |
| 48 | IT                      | OD                    |
| 49 | FEL                     | OD                    |
| 50 | -                       | -                     |
| 51 | -                       | -                     |
| 52 | TRSTN                   | -                     |
| 53 | TMS                     | Ι                     |
| 54 | TDI                     | I                     |
| 55 | TCK                     | I                     |
| 56 | TDO                     | 0                     |
| 57 | VDD18                   | -                     |
| 58 | VSS                     | -                     |
| 59 | DS_SPARE2               | -<br>-<br>0<br>0      |
| 60 | DS_SPARE1               | 0                     |
| 61 | VDD33                   | -<br>-<br>0<br>0<br>0 |
| 62 | VSS                     | -                     |
| 63 | UNCOR                   | 0                     |
| 64 | PSYNC                   | 0                     |
| 65 | DEN                     | 0                     |
| 66 | OCLK                    | 0                     |
| 67 | DO[7]                   | 0                     |
| 68 | DO[6]                   | 0                     |
| 69 | DO[5]                   | 0<br>0                |
| 70 | VDD18                   | -                     |
|    |                         |                       |

| 71                         | VSS                  | -                     |
|----------------------------|----------------------|-----------------------|
| 72                         | DO[4]                | 0<br>0<br>0<br>0<br>0 |
| 73                         | DO[3]                | 0                     |
| 74                         | DO[2]                | 0                     |
| 73<br>74<br>75<br>76<br>77 | DO[1]                | 0                     |
| 76                         | DO[0]                | 0                     |
| 77                         | VDD33                | -                     |
| 78                         | VDD33<br>VSS         | -                     |
| 79                         | XIN                  | I                     |
| 80                         | XIN<br>XOUT<br>VDD18 | 0                     |
| 81                         | VDD18                | -                     |
| 82                         | VSS                  | -                     |
| 83                         | -                    | -                     |
| 84                         | DVCC                 | -                     |
| 85                         | DGND                 | -                     |
| 86                         | -                    | -                     |
| 87                         | PPLGND               | -                     |
| 88                         | PLLVCC               | -                     |
| 89                         | VS3<br>VD3           | -                     |
| 90                         | VD3                  | -                     |
| 91                         | VIP<br>VIM           | -                     |
| 92                         | VIM                  | -                     |
| 93                         | VREFM                | -                     |
| 94                         | VREFP                | -                     |
| 95                         | VD3                  | -                     |
| 96                         | VS3                  | -                     |
| 97                         | VS2                  | -                     |
| 98                         | VD2<br>VS1           | -                     |
| 99                         | VS1                  | -                     |
| 100                        | VD1                  | -                     |
|                            |                      |                       |

#### Notes :

1.All inputs (I) are TTL, 5V tolerant inputs. (If VDD50 set to 5V).

2.OD are Open Drain 5V outputs, so they must be connected to a pull-up resistor to either VDD33 or VDD50

3. Foundry test IO, inputs must be connected to GND.

### TDA10045

### **PACKAGE INFORMATION**



NOTE : Dimensions are in millimeters

#### TDA10045

#### DATA SHEET STATUS

| DATA SHEET STATUS         | PRODUCT<br>STATUS | DEFINITIONS <sup>(1)</sup>                                                                                                                                                                                                                                          |
|---------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development       | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice.                                                                                                                   |
| Preliminary specification | Qualification     | This data sheet contains preliminary data, and supplementary data will be<br>published at a later date. Philips Semiconductors reserves the right to<br>make changes at any time without notice in order to improve design and<br>supply the best possible product. |
| Product specification     | Production        | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                                |

#### Note

1. Please consult the most recently issued data sheet before initiating or completing a design.

#### DEFINITIONS

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### DISCLAIMERS

Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

#### PURCHASE OF PHILIPS I<sup>2</sup>C COMPONENTS



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.

### TDA10045

NOTES

### TDA10045

NOTES

### TDA10045

NOTES

# Philips Semiconductors – a worldwide company

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Argentina: see South America Tel. +31 40 27 82785, Fax. +31 40 27 88399 Australia: 3 Figtree Drive, HOMEBUSH, NSW 2140, New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. +61 2 9704 8141, Fax. +61 2 9704 8139 Tel. +64 9 849 4160, Fax. +64 9 849 7811 Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 1 60 101 1248. Fax. +43 1 60 101 1210 Norway: Box 1, Manglerud 0612, OSLO, Tel. +47 22 74 8000, Fax. +47 22 74 8341 Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 20 0733, Fax. +375 172 20 0773 Pakistan: see Singapore Belgium: see The Netherlands Philippines: Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Brazil: see South America Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474 Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor, Poland: Al.Jerozolimskie 195 B, 02-222 WARSAW, 51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 68 9211, Fax. +359 2 68 9102 Tel. +48 22 5710 000, Fax. +48 22 5710 001 Portugal: see Spain Canada: PHILIPS SEMICONDUCTORS/COMPONENTS, Tel. +1 800 234 7381, Fax. +1 800 943 0087 Romania: see Italy China/Hong Kong: 501 Hong Kong Industrial Technology Centre, Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +7 095 755 6918, Fax. +7 095 755 6919 Tel. +852 2319 7888, Fax. +852 2319 7700 Singapore: Lorong 1, Toa Payoh, SINGAPORE 319762, Tel. +65 350 2538, Fax. +65 251 6500 Colombia: see South America Czech Republic: see Austria Slovakia: see Austria Denmark: Sydhavnsgade 23, 1780 COPENHAGEN V, Slovenia: see Italy Tel. +45 33 29 3333, Fax. +45 33 29 3905 South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale, Finland: Sinikalliontie 3, FIN-02630 ESPOO, 2092 JOHANNESBURG, P.O. Box 58088 Newville 2114, Tel. +358 9 615 800, Fax. +358 9 6158 0920 Tel. +27 11 471 5401, Fax. +27 11 471 5398 France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex, South America: Al. Vicente Pinzon, 173, 6th floor, 04547-130 SÃO PAULO, SP, Brazil Tel. +33 1 4099 6161, Fax. +33 1 4099 6427 Tel. +55 11 821 2333. Fax. +55 11 821 2382 Germany: Hammerbrookstraße 69, D-20097 HAMBURG, Tel. +49 40 2353 60, Fax. +49 40 2353 6300 Spain: Balmes 22, 08007 BARCELONA Tel. +34 93 301 6312, Fax. +34 93 301 4107 Hungary: see Austria Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM, India: Philips INDIA Ltd, Band Box Building, 2nd floor, Tel. +46 8 5985 2000, Fax. +46 8 5985 2745 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025, Tel. +91 22 493 8541, Fax. +91 22 493 0966 Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. +41 1 488 2741 Fax. +41 1 488 3263 Indonesia: PT Philips Development Corporation, Semiconductors Division, Taiwan: Philips Semiconductors, 5F, No. 96, Chien Kuo N. Rd., Sec. 1, Gedung Philips, Jl. Buncit Raya Kav.99-100, JAKARTA 12510, Tel. +62 21 794 0040 ext. 2501, Fax. +62 21 794 0080 TAIPEI, Taiwan Tel. +886 2 2134 2451, Fax. +886 2 2134 2874 Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd. Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200 60/14 MOO 11, Bangna Trad Road KM. 3, Bagna, BANGKOK 10260, Tel. +66 2 361 7910, Fax. +66 2 398 3447 Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 Turkey: Yukari Dudullu, Org. San. Blg., 2.Cad. Nr. 28 81260 Umraniye, Italy: PHILIPS SEMICONDUCTORS, Via Casati, 23 - 20052 MONZA (MI), ISTANBUL, Tel. +90 216 522 1500, Fax. +90 216 522 1813 Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7, Tel. +39 039 203 6838. Fax +39 039 203 6800 252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461 Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108-8507, Tel. +81 3 3740 5130, Fax. +81 3 3740 5057 United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. +44 208 730 5000, Fax. +44 208 754 8421 Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. +1 800 234 7381, Fax. +1 800 943 0087 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. +60 3 750 5214, Fax. +60 3 757 4880 Uruguay: see South America Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905, Vietnam: see Singapore Tel. +9-5 800 234 7381, Fax +9-5 800 943 0087 Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD, Middle East: see Italy Tel. +381 11 3341 299, Fax.+381 11 3342 553

For all other countries apply to: Philips Semiconductors,

Marketing Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

© Philips Electronics N.V. 2000

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

753504/03/pp16

Date of release: 2000 March 15

Document order number: 9397 750 07144

SCA70

Let's make things better.

Internet: http://www.semiconductors.philips.com



