## DESCRIPTION

These two families of high speed drivers are designed to provide drive waveforms for complementary switches. Complementary switch configurations are commonly used in synchronous rectification circuits and active clamp/reset circuits, which can provide zero voltage switching. In order to facilitate the soft switching transitions, independently programmable delays between the two output waveforms are provided on these drivers. The delay pins also have true zero voltage sensing capability which allows immediate activation of the corresponding switch when zero voltage is applied. These devices require a PWM-type input to operate and can be interfaced with commonly available PWM controllers.
In the UC3714 series, the AUX output is inverted to allow driving a p-channel MOSFET. In the UC3715* series the two outputs are configured in a true complementary fashion.

* The UC3715 series are not produced yet.


## FEATURES

- Single Input (PWM and TTL Compatible)
- High Current Power FET Driver, 1.0A Source/2A Sink
- Auxiliary Output FET Driver, 0.5A Source/1A Sink
- Time Delays Between Power and Auxiliary Outputs Independently Programmable from 50ns to 500 ns
- Time Delay or True Zero-Voltage Operation Independently Configurable for Each Output
- Switching Frequency to 1 MHz
- Typical 50 ns Propagation Delays
- ENBL Pin Activates $220 \mu \mathrm{~A}$ Sleep Mode
- Power Output is Active Low in Sleep Mode
- Synchronous Rectifier Driver


## BLOCK DIAGRAM



Note: Pin numbers refer to $\mathrm{J}, \mathrm{N}$ and D packages

## Absolute Maximum Ratings

| Supply Voltage (low impedance source) | $\mathrm{V}_{\mathrm{CC}}$ | 20 | V |
| :---: | :---: | :---: | :---: |
| Power Driver continuous peak | IOH | $\begin{gathered} -200 \\ -1 \end{gathered}$ | $\begin{gathered} \text { mA } \\ \text { A } \end{gathered}$ |
| Power Driver continuous peak | $\mathrm{I}_{\mathrm{OL}}$ | $\begin{gathered} 400 \\ 2 \end{gathered}$ | $\begin{gathered} \mathrm{mA} \\ \mathrm{~A} \end{gathered}$ |
| Auxiliary Driver continuous peak | IOH | $\begin{array}{r} -100 \\ -500 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Auxiliary Driver continuous peak | $\mathrm{I}_{\mathrm{OL}}$ | $\begin{gathered} 200 \\ 1 \end{gathered}$ | $\begin{gathered} \text { mA } \\ \text { A } \end{gathered}$ |
| Input Voltage Range | INPUT, ENBL | -0.3 to 20 | V |
| Storage Temperature Range |  | -65 to150 | ${ }^{\circ} \mathrm{C}$ |
| Operating Junction Temperature (Note 1) |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering 10 seconds) |  | 300 | ${ }^{\circ} \mathrm{C}$ |

К1229КП1Р,КП1H4/
К1229КП2P,КП2H4
(UC3714/UC3715)

Note 1: Unless othervise indicated, voltages are referenced to ground and currents are positive info, negative out of, the specified terminals.
Note 2: Consult Peckaging Section of databook for thermal limitations and specifications of packages.

## CONNECTION DIAGRAMS

DIL-8, SOIC-8 (Top View)
J or N, D Packages


SOIC-16 (Top View) DP Packages


ELECTRICAL CHARACTERISTICS ( $V_{C C}=15 V, E N B L \geq 2 V, R_{T} 1=100 \mathrm{k} \Omega$ from T1 to GND, $R_{\top} 2=100 \mathrm{k} \Omega$ from T2 to GND, and $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, for the UC3714/5, $T_{A}=T_{J}$ unless otherwise stated)

| Characteristics | Symbol | Test Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Overall |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}$ |  | 7 |  | 20 | V |
| $\mathrm{I}_{\mathrm{CC}}$, nominal | $\mathrm{I}_{\mathrm{CC}}$ | ENBL $=2.0 \mathrm{~V}$ |  | 18 | 24 | $\begin{aligned} & \hline \mathrm{mA} \\ & \mu \mathrm{~A} \end{aligned}$ |
| $\mathrm{I}_{\text {cc }}$, sleep model | ICC sleep | ENBL $=0.8 \mathrm{~V}$ |  | 200 | 300 |  |
| Power Driver (PWR) |  |  |  |  |  |  |
| Pre Turn-on PWR Output, Low | $\mathrm{V}_{\text {OL }}$ Pre <br> Turn-on | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=10 \mathrm{~mA}, \mathrm{ENBL} ®^{\circledR} 0.8 \mathrm{~V}$ |  | 0.3 | 1.6 | V |
| PWR Output Low, Sat. (VPWR) | $\mathrm{V}_{\mathrm{OL}}$ | $\mathrm{INPUT}=0.8 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=40 \mathrm{~mA}$ |  | 0.3 | 0.8 |  |
|  |  | INPUT $=0.8 \mathrm{~V}$, $\mathrm{I}_{\text {OUT }}=400 \mathrm{~mA}$ |  | 2.1 | 2.8 |  |
| PWR Output High, Sat. ( $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{PWR}}$ ) | $\mathrm{V}_{\mathrm{OH}}$ | INPUT $=2.0 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-20 \mathrm{~mA}$ |  | 2.1 | 3 |  |
|  |  | INPUT $=2.0 \mathrm{~V}$, $\mathrm{I}_{\text {OUT }}=-200 \mathrm{~mA}$ |  | 2.3 | 3 |  |
| Rise Time | Tr | $\mathrm{C}_{\mathrm{L}}=2200 \mathrm{pF}$ |  | 30 | 60 | ns |
| Fall Time | Tf | $\mathrm{C}_{\mathrm{L}}=2200 \mathrm{pF}$ |  | 25 | 60 |  |
| T1 Delay, AUX to PWR | T1 delay | INPUT $=$ rising edge, $\mathrm{R}_{\mathrm{T}} 1=10 \mathrm{k} \Omega$ (Note 4) | 20 | 35 | 80 |  |
| T1 Delay, AUX to PWR | T1 delay | INPUT = rising edge, $\mathrm{R}_{\mathrm{T}} 1=100 \mathrm{k} \Omega$ (Note 4) | 350 | 500 | 700 |  |
| PWR Prop Delay | Tpd | INPUT falling edge, 50\% (Note 3) |  | 35 | 100 |  |
| Auxiliary Driver (AUX) |  |  |  |  |  |  |
| AUX Output Low, Sat ( $\mathrm{V}_{\text {AUX }}$ ) | $\mathrm{V}_{\mathrm{OL}}$ | $\mathrm{V}_{\mathrm{IN}}=2.0 \mathrm{~V}, \mathrm{l}_{\text {OUT }}=20 \mathrm{~mA}$ |  | 0.3 | 0.8 | V |
|  |  | $\mathrm{V}_{\mathrm{IN}}=2.0 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=200 \mathrm{~mA}$ |  | 1.8 | 2.6 |  |
| AUX Output High, Sat $\left(V_{C C}-V_{A U X}\right)$ | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-10 \mathrm{~mA}$ |  | 2.1 | 3.0 |  |
|  |  | $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}, \mathrm{l}_{\text {OUT }}=-100 \mathrm{~mA}$ |  | 2.3 | 3.0 |  |
| Rise Time | Tr | $\mathrm{C}_{\mathrm{L}}=1000 \mathrm{pF}$ |  | 45 | 60 | ns |
| Fall Time | Tf | $\mathrm{C}_{\mathrm{L}}=1000 \mathrm{pF}$ |  | 30 | 60 |  |
| T2 Delay, AUX to PWR | T2 delay | INPUT $=$ rising edge, $\mathrm{R}_{\mathrm{T}} 2=10 \mathrm{k} \Omega$ (Note 4) | 20 | 50 | 80 |  |
| T2 Delay, AUX to PWR | T2 delay | INPUT = rising edge, $\mathrm{R}_{\mathrm{T}} 2=100 \mathrm{k} \Omega$ (Note 4) | 250 | 350 | 550 |  |
| AUX Prop Delay | Tpd | INPUT falling edge, 50\% (Note 3) |  | 35 | 80 |  |
| Enable (ENBL) |  |  |  |  |  |  |
| Input Threshold | Vth |  | 0.8 | 1.2 | 2.0 | V |
| Input Current, $\mathrm{I}_{\mathrm{IH}}$ | $\mathrm{I}_{\mathrm{IH}}$ | $E N B L=15 \mathrm{~V}$ |  | 1 | 10 | $\mu \mathrm{A}$ |
| Input Current, $\mathrm{I}_{\text {IL }}$ | IIL | ENBL = OV |  | -1 | -10 | $\mu \mathrm{A}$ |


| Characteristics | Symbol | Test Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| T1 |  |  |  |  |  |  |
| Current Limit | ILIM | $\mathrm{T} 1=0 \mathrm{~V}$ |  | -1.6 | -2 | mA |
| Nominal Voltage at T1 | $\mathrm{V}_{\mathrm{T} 1}$ |  | 2.7 | 3 | 3.3 | V |
| Minimum T1 Delay | TdZVS | T1 = 2.5V (Note 4) |  | 40 | 70 | ns |
| T2 |  |  |  |  |  |  |
| Current Limit | ILIM | T2 = 0V |  | -1.2 | -2 | mA |
| Nominal Voltage at T2 | $\mathrm{V}_{\text {T2 }}$ |  | 2.7 | 3 | 3.3 | V |
| Minimum T2 Delay | TdZVS | T2 = 2.5V (Note 4) |  | 50 | 100 | ns |
| Input (INPUT) |  |  |  |  |  |  |
| Input Threshold | Vth |  | 0.8 | 1.4 | 2.0 | V |
| Input Current, $\mathrm{I}_{\mathrm{IH}}$ | $\mathrm{I}_{\mathrm{H}}$ | INPUT = 15V |  | 1 | 10 | $\mu \mathrm{A}$ |
| Input Current, $\mathrm{I}_{\text {LL }}$ | 1 IL | INPUT = 0V |  | -5 | -20 | $\mu \mathrm{A}$ |

Note 3: Propagation delay times are measured from the $50 \%$ point of the input signal to the $10 \%$ point of the output signal's transition with no load on outputs.
Note 4: T1 delay is defined from the $50 \%$ point of the transition edge of AUX to the $10 \%$ of the rising edge of PWR. T2 delay is defined from the $90 \%$ of the falling edge of PWR to the $50 \%$ point of the transition edge of AUX.

PIN FUNCTION

| NAME | DESCRIPTION |
| :---: | :---: |
| AUX: | The AUX switches immediately at INPUT's rising edge but waits through the T2 delay after input's falling edge before switching. AUX is capable of sourcing 0.5 A and sinking 1.0 A of drive current. See the Time Relationships diagram below for the difference between the UC3714 and UC3715 for INPUT, MAIN, and AUX. During sleep mode, AUX is inactive with a high impedance. |
| ENBL: | The ENBL input switches at TTL logic levels (approximately 1.2 V ), and its input range is from 0 V to 20 V . The ENBL input will place the device into sleep mode when it is a logical low. The current into Vcc during the sleep mode is typically $220 \mu \mathrm{~A}$. |
| GND: | This is the reference pin for all input voltages and the return point for all device currents. It carries the full peak sinking current from the outputs. Any tendency for the outputs to ring below GND voltage must be damped or clamped such that GND remains the most negative potential. |
| INPUT: | The input switches at TTL logic levels (approximately 1.4 V ) but the allowable range is from 0 V to 20 V , allowin gdirect connection to most common IC PWM controller outputs. The rising edge immediately switches the AU Xoutput, and initiates a timing delay, T1, before switching on the PWR output. Similarly, the INPUT falling edg e immediately turns off the PWR output and initiates a timing delay, T2, before switching the AUX output. <br> It should be noted that if the input signal comes from a controller with FET drive capability, this signal provide sanother option. INPUT and PWR provide a delay only at the leading edge while INPUT and AUX provide the delay at the trailing edge. |
| PWR: | The PWR output waits for the T1 delay after the INPUT's rising edge before switching on, but switches off immediately at INPUT`s falling edge (neglecting propagation delays). This output is capable of sourcing 1A and sinking 2A of peak gate drive current. PWR output includes a passive, self-biased circuit which holds this pin <br> active low, when ENBL $\geq 0.8 \mathrm{~V}$ regardless of VCC's voltage. |
| T1: | A resistor to ground programs the time delay between AUX switch turn-off and PWR turn-on. |
| T2: | This pin functions in the same way as T1 but controls the time delay between PWR turn-off and activation of the AUX switch. |
| T1, T2: | The resistor on each of these pins sets the charging current on internal timing capacitors to provide independent time control. The nominal voltage level at each pin is 3 V and the current is internally limited to 1 mA . The total delay from INPUT to each output includes a propagation delay in addition to the programmabl etimer but since the propagation delays are approximately equal, the relative time delay between the two outputs can be assumed to be solely a function of the programmed delays. The relationship of the time delay vs. RT is shown in the Typical Characteristics curves. <br> Either or both pins can alternatively be used for voltage sensing in lieu of delay programming. This is done by pulling the timer pins below their nominal voltage level which immediately activates the timer output. |
| $\mathrm{V}_{\mathrm{cc}}$ : | The Vcc input range is from 7 V to 20 V . This pin should be bypassed with a capacitor to GND consistent with peak load current demands. |


Time relationships (Notes 3, 4)

$I_{c c}$ vs Switching Frequency with No Load and 50\%
Duty Cycle $\mathrm{R}_{\mathrm{T}} 1=\mathrm{R}_{\mathrm{T}} 2=50 \mathrm{k}$


T1 Delay, T2 Delay vs. RT

$I_{\mathrm{cc}}$ vs $\mathbf{R}_{\mathrm{T}}$ with Opposite $\mathbf{R}_{\mathrm{T}}=\mathbf{5 0 k}$


T1 Deadband vs. Temperature AUX to PWR


T2 Deadband vs. Temperature AUX to PWR


Figure 1. Typical application with timed delays


Figure 2. Using the timer input for zero-voltage sensing


Figure 3. Self-actuated sleep mode with the absence of an input PWM signal. Wake up occurs with the first pulse while turn-off is determined by the (RTO CTO) time constant.


Figure 4. Using the UC3715 as a complementary synchronous rectifier switch driver with n-channel FETs

## TYPICAL CHARACTERISTICS



Figure 5. Synchronous rectifier application with a charge pump to drive the high-side $n$-channel buck switch. $\mathbf{V}_{\text {IN }}$ is limited to 10 V as $\mathbf{V}_{\text {cc }}$ will rise to approximately $2 \mathrm{~V}_{\mathrm{IN}}$.


Figure 6. Typical forward converter topology with active reset provided by the UC3714 driving an N-channel switch (Q1) and a P-channel auxiliary switch (Q2).


Figure 7. Using an $\mathbf{N}$-channel active reset switch with a floating drive command.


Chip size: $2.92 \mathrm{~mm} \times 2.12 \mathrm{~mm}$

## PAD LOCATION COORDINATES

(The Center of Pads)

| Pad N | $\mathbf{y y}$ | Coordinates $\mu \mathbf{m}$ |
| :---: | :---: | :---: |
|  | 499 | $\mathbf{Y}$ |
| 1 | 1059 | 270 |
| 2 | 1669,5 | 292,5 |
| 3 | 1842 | 432 |
| 3 | 2460 | 195 |
| 4 | 2670,5 | 284 |
| 5 | 495 | 1861,5 |
| 6 | 245 | 1881,5 |
| 7 | 245 | 1881,5 |
| 8 |  | 1656,5 |

